# COMP 3511 Operating System (Spring 2024)

# **Final Exam**

Date: 21 May 2024 (Tue) Time: 08:30 – 11:00 (2.5 hours)

| Name                       |                 |
|----------------------------|-----------------|
| (Write the name printed on |                 |
| your Student ID card)      |                 |
| Student ID                 |                 |
|                            |                 |
| ITSC email                 | @connect.ust.hk |
|                            |                 |

#### Exam format and rules:

- It is an **open-book**, **open-notes exam**.
- The exam paper contains <u>19</u> single-side pages. You may use the back of the pages for your rough work, or continue your answers.
- It is an open-book, open-notes exam (Ref: Chapter 1)
- You can bring any useful hard copies, including lecture notes, lab slides, and past exam papers
- An electronic calculator is allowed. Other electronic devices for internet access are not allowed. No laptop computers or tablets
- Other details are already sent to students via exam-related emails

| Q1: Multiple Choices (20 questions)       |    |    |    |     | /20  |
|-------------------------------------------|----|----|----|-----|------|
| Q2: Deadlock (Banker's algorithm)         |    |    |    |     | /15  |
| Q3: Memory Management<br>& Virtual Memory |    | /8 |    | /13 | /9   |
| Q4: File System and Disk<br>Scheduling    | /2 | 1  | /3 | /3  | /12  |
| Q5: Synchronization                       |    | 1  | /9 |     | /6   |
| Total                                     |    |    |    |     | /100 |

To simplify grading and appeal handling, please write down your answers in the boxes below:

| Q1  | Q2  | Q3  | Q4  | Q5  | Q6  | Q7  | Q8  | Q9  | Q10 |
|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
|     |     |     |     |     |     |     |     |     |     |
|     |     |     |     |     |     |     |     |     |     |
| Q11 | Q12 | Q13 | Q14 | Q15 | Q16 | Q17 | Q18 | Q19 | Q20 |
|     |     |     |     |     |     |     |     |     |     |
|     |     |     |     |     |     |     |     |     |     |

### [Chapter 6-7: Synchronization]

- 1.1) If a context switch takes  $\mathbf{T}$  time, what would be an appropriate upper bound (in terms of  $\mathbf{T}$ ) for utilizing a *spinlock*, instead of a *mutex lock*, i.e., a *spinlock* is more effective than a *mutex lock*, in which a waiting process can be put to sleep
- A) **T**
- В) 2Т
- C) 3T
- D) 4T
- 1.2) In Linux, it usually does not allow a process to attempt to acquire a *semaphore* while holding a *spinlock*, why?
- A) A spinlock may put a process to sleep, so the process is unable to acquire a semaphore
- B) A spinlock wastes CPU cycles
- C) Acquiring a *semaphore* may put a process to sleep, in that case holding *spinlock* for too long
- D) semaphore and spinlock are nearly identical in operations
- 1.3) Which of the following statements is incorrect for an *adaptive mutex* in Solarix?
- A) The combination of *condition variables* and *semaphores* can not replace an *adaptive mutex*
- B) A waiting process may spin while waiting for the lock to become available
- C) A waiting proess may be put to sleep while waiting for the lock to become available
- D) The *adaptive mutex* is only used to protect short segments of code

### [Chapter 8: Deadlock]

- 1.4) Which of the following statements is true for *deadlock recovery*?
- A) The system can choose to abort all deadlocked processes (those processes not included in any safe sequences)
- B) The system can choose to abort one process at a time until the deadlock cycle is eliminated
- C) The system can choose to preemot some resources from selected processes and give these resources to other processes until the deadlock cycle is broken
- D) All of the above
- 1.5) Assume that there are three processes P1, P2 and P3, and 10 instances of the same resource type R in the system. The maximum number of R which may be requested by P1, P2 and P3 are 10, 3 and 6 respectively. The number of resources currently allocated to Pl, P2 and P3 are 4, 1 and 4 respectively. Which of the following statements characterizes the state?
- A) There exists one safe sequence, and the system is in safe state
- B) There exist no safe sequence, and the system is in unsafe state
- C) The system state can not be determined
- D) There are multiple safe sequences, and the system is in safe state
- 1.6) Suppose that there are certain number of instances of the same resource R in the system. Three processes P1, P2, and P3 declares that they require 8, 4 and 6 instances of R to finish their tasks at the maximum, respectively. The system currently has allocated 4, 2 and 3 instances of R to P1, P2, and P3, respectively. What is the minimum number instances of R (total) that the system should provide to avoid deadlock?
- A) 9
- B) 10
- C) 11
- D) 12

# [Chapter 9: Memory Management Strategies]

- 1.7) Consider a system with a 30-bit logical address and 1 KB page size. Suppose that each page table entry (PTE) occupies 4 bytes and each page table must be contained within a page or frame. How many levels of page translation does this require?
- A) one level
- B) two level
- C) three level
- D) four level

1.8) Consider a partial segment table of one process:

| Segment # | Segment length | Starting address | Permission | Status        |
|-----------|----------------|------------------|------------|---------------|
| 0         | 100            | 5000             | Read-only  | In memory     |
| 1         | 200            | 1500             | Read/Write | In memory     |
| 2         | 300            | -                | Read/Write | Not in memory |
| 3         | 500            | 2000             | Read-only  | In memory     |

When accessing the two logical addresses, reading at < 1, 150> and writing at <3, 400>, what are the results after address translation?

- A) <1650> and operation not permitted
- B) <1650> and segment out of range
- C) <1650> and <2400>
- D) <1650> and segment not in memory
- 1.9) Consider a two-level page table with the following address structure.

| page n                  | page offset              |             |
|-------------------------|--------------------------|-------------|
| p <sub>1</sub> (8 bits) | p <sub>2</sub> (10 bits) | d (12 bits) |

What is the page numbers of the logical address 0x 061B 240A (in hexadecimal) in the outer page table  $(p_1)$  and the inner page table  $(p_2)$  in hexadecimal, respectively?

- A) 0x081; 0x101 B) 0x18; 0x1B2 C) 0x081; 0x401 D) 0x201; 0x401
- 1.10) Assume a system uses *two-level paging* scheme and has a TLB hit ratio of 90% (TLB hit directly results in address translation). It requires 20 nanoseconds to access the TLB, and 200 nanoseconds to access main memory. What is the effective memory access time (EAT) in nanoseconds for this system?
- A) 215
- B) 219
- C) 225
- D) 260

# [Chapter 10: Virtual-Memory Management]

1.11) Consider a system with 32-bit virtual address space and page size of 4 KB. If a process requires 64 MB memory at the maximum and its current *working set size* is 128 KB, what is the minimum number of entries in TLB that should be allocated to this process in order to achieve reasonably good performance

- A) 16
- B) 32
- C) 64
- D) 128

- 1.12) Consider the page reference from time instances 0 to 9 for processes P1 and P2:
- t: 0, 1, 2, 3, 4, 5, 6, 7, 8, 9
- **P1**: 2, 1, 3, 3, 6, 5, 3, 4, 4, 5
- **P2**: 4, 3, 6, 6, 3, 3, 7, 6, 8, 6

Suppose that the *working set window* is 3, what is the *working set* of P1 and P2 at the time 8, respectively?

- A) [3, 4] and [6, 7, 8]
- B) [3, 4, 5] and [6, 8]
- C) [3, 4, 5] and [6, 7, 8]
- D) [3, 4] and [6, 8]
- 1.13) Suppose we have the following page accesses: 1 2 3 4 2 3 4 3 2 1 3 2 and three frames allocated. Using the FIFO replacement algorithm, what will be the final configuration of the three frames following the execution of the given reference string?
- A) 4, 1, 2
- B) 3, 1, 4
- C) 4, 2, 3
- D) 3, 4, 2
- 1.14) Suppose we have the following page accesses: 1 2 3 4 2 3 4 3 2 1 3 2 and three frames allocated. Using the LRU replacement algorithm, what is the number of page faults for the given reference string?
- A) 4
- B) 5
- C) 6
- D) 7

# [Chapter 11: Mass Storage Systems]

- 1.15) Which of the following statements is true about disk characterization
- A) A disk can provide large storage capacity
- B) A disk block can be rewritten in place multiple times
- C) A disk provides direct access to blocks it contains.
- D) All of the above

1.16) Consider a disk drive with 200 cylinders numbered 0 to 199. The drive is currently serving a request at cylinder 88, and the queue of pending requests are: 154, 87, 18, 199, 76, 121, 5, 185. What is the order that the requests are serviced under SSTF scheduling algorithm?

```
A) 121 - 154 - 185 - 199 - 87 - 76 - 18 - 5
```

### [Chapter 13-14: File-System]

- 1.17) What does a volume control block do?
- A) It can contain information needed by the system to boot an operating system from that partition
- B) It is a directory structure used to organize the files
- C) It contains many of the file's details, including file permissions, ownership, size, and location of the data blocks
- D) It contains information such as the number of blocks in a partition, size of the blocks, and free-block and FCB count and pointers
- 1.18) A *per-process open-file table* and a *system-wide open-file table* are commonly used to keep track of open files in a system. Sippose that a process A has 10 open files and a process B has 6 open files, out of which three files are shared between the two processes. How many entries are in the per-process table of process A, the per-process table of process B, and the system-wide tables, respectively?
- (A) 10, 6, 16
- (B) 7, 3, 16
- (C) 10, 6, 13
- (D) 7, 3, 13
- 1.19) Consider a 32 GB disk using FAT-like system and each FAT table entry contains 24 bits. If a file occupies 12 entries in a FAT table, what is the size of the file?
- A) 6 KB
- B) 12 KB
- C) 24 KB
- D) 48 KB

# [Chapter 17: Protection]

- 1.20) Which of the following statements is not true on *domain* and its implementation?
- A) A domain is considered as a generalization of protection rings without a hierarchy
- B) An *access lists* correspond directly to user needs, which makes it easier to access the set of access rights for each domain
- C) Each elment in an *access matrix* is the set of operations that a process executing in one domain can invoke on an object
- D) A *capability list* for a domain is a list of objects together with the operations allowed on those objects.

-- End of multiple-choice questions --

### 2. [15 points] Deadlock (Banker's algorithm)

2.1 (5 points) Convert the following resource allocation graph to the matrix representation (i.e., Allocation, Request and Available).



|    | Alloc | ation |    |    | Requ | est |    |    | Avail | able |    |    |
|----|-------|-------|----|----|------|-----|----|----|-------|------|----|----|
|    | R1    | R2    | R3 | R4 | R1   | R2  | R3 | R4 | R1    | R2   | R3 | R4 |
| P1 |       |       |    |    |      |     |    |    |       |      |    |    |
| P2 |       |       |    |    |      |     |    |    |       |      |    |    |
| P3 |       |       |    |    |      |     |    |    |       |      |    |    |
| P4 |       |       |    |    |      |     |    |    |       |      |    |    |
| P5 |       |       |    |    |      |     |    |    |       |      |    |    |

2.2 (10 points) Consider the snapshot of a system with 5 processes and 4 resource types. The amount of resource for A, B, C and D is 4, 15, 13 and 13 respectively.

|    | <b>Allocation</b> | Max     |
|----|-------------------|---------|
|    | ABCD              | ABCD    |
| P1 | 0 0 1 2           | 0 0 1 2 |
| P2 | 1 0 0 0           | 1 6 5 0 |
| P3 | 1 3 5 3           | 2 3 5 6 |
| P4 | 0 6 3 2           | 0 6 5 2 |
| P5 | 0 0 1 3           | 0 6 5 5 |

**Note:** For the banker's algorithm, if there is more than one choice, always pick the process with the smaller process ID. For example, if P1 and P2 can be picked, we always pick P1 because P1 has a smaller process ID comparing with P2.

a) (2 points) What is the content of the Available Matrix denoting the number of resources available? The number of resources:

| A: | B: | C: | D: |
|----|----|----|----|
|    |    |    |    |

b) (4 points) Is the system safe? If yes, write a safe sequence and fill in the table below (i.e., resources available after each process finished); if not, please give the reason.

|                      |   | Avai |   |   |         |
|----------------------|---|------|---|---|---------|
|                      | A | В    | С | D | Process |
| Step 1               |   |      |   |   |         |
| Step 2<br>Step 3     |   |      |   |   |         |
| Step 3               |   |      |   |   |         |
| Step 4               |   |      |   |   |         |
| Step 4 Step 5 Step 6 |   |      |   |   |         |
| Step 6               |   |      |   |   |         |

c) (4 points) Can request (0, 3, 2, 0) by P2 be granted immediately? If yes, write the execution order and fill in the table below (i.e., resources available after each process finished); if not, please give the reason.

|        |   | Avai |   |   |         |
|--------|---|------|---|---|---------|
|        | A | В    | С | D | Process |
| Step 1 |   |      |   |   |         |
| Step 2 |   |      |   |   |         |
| Step 3 |   |      |   |   |         |
| Step 4 |   |      |   |   |         |
| Step 5 |   |      |   |   |         |
| Step 6 |   |      |   |   |         |

# 3. [30 points] Memory Management and Virtual Memory

3.1 (8 points) Consider a two-level paging scheme with the following format for virtual addresses:

| page n | page offset |         |
|--------|-------------|---------|
| 6 bits | 10 bits     | 12 bits |

We use a two-level page table (in memory) such that the first 6 bits of an address is an index into the first level page table and the next 10 bits are an index into a second level page table. Each page table entry is 4 bytes in size.

(a) (2 points) What are the sizes of a page and logical address space?

| Page size = | Logical address space size = |
|-------------|------------------------------|
|             |                              |

(b) (3 points) How much space is occupied in memory by all the page tables, i.e., both first level and second level page tables?

| Total memory of the first-level page tables  |  |
|----------------------------------------------|--|
| Total memory of the second-level page tables |  |

Write some steps here so that partial credits can be given if the answers are incorrect:

(c) (3 points) Conider a process with 16MB actual logical address space allocated, at least how many second level page tables does its address translation need?

| How many second-level page tables are required? |  |
|-------------------------------------------------|--|
|                                                 |  |

# 3.2 (13 points) Address Translation

Consider a 36-bit virtual address space, a page size of 4KB and a single-level page table with each page table entry (PTE) size of 4 bytes.

a) (1 point) How many pages are in the virtual address space? Write your answer in term of power of 2 pages (i.e., 2<sup>m</sup> pages)

| The number of pages in the virtual address space |  |
|--------------------------------------------------|--|
|                                                  |  |

b) (1 point) Suppose we need at least 6 control bits in PTE, what is the maximum size of our physical address space? Please justify your answer.

c) (8 points) Assume the following PTE format.

| Physical Page Number | Other  | User  | Writeable | Valid |
|----------------------|--------|-------|-----------|-------|
| 24 bits              | 5 bits | 1 bit | 1 bit     | 1 bit |

Here, "Valid" means that a translation is valid, "Writeable" means that the page is writeable, "User" means that the page is accessible by the User (rather than only by the Kernel).

Suppose a page table is stored in **big-endian form** in the following page table (i.e., the **most significant byte** is the first byte in memory) and the page-table base register (PTBR) points to 0x6000. Table entries are written in **Hexadecimal**.

| Address | +0 | +1 | +2 | +3 | +4 | +5 | +6 | +7 |
|---------|----|----|----|----|----|----|----|----|
| 0x6000  | 8C | 71 | 92 | E4 | F9 | BD | 5A | 1F |
| 0x6008  | C7 | 5D | 66 | A9 | В3 | F8 | 43 | 26 |
| 0x6010  | 59 | F6 | 81 | 7A | E2 | 3D | C4 | 97 |
| 0x6018  | 2B | 98 | 1E | 67 | D3 | A0 | F5 | 45 |
| 0x6020  | 6D | 23 | EF | 58 | 47 | 9A | C1 | 81 |
| 0x6028  | A4 | 0E | 5F | 76 | 3B | 9D | C1 | F8 |

Please consider the following instruction. If there is no error, provide the translated physical address (please answer in **Hexadecimal**) based on the logical address. Otherwise, provide the specific error(s).

Possible errors include **invalid**, **read-only**, **kernel-only**.

| A) <b>Load</b> Logical address: 0x 0 0000 1B36 | B) <b>Load</b> Logical address: 0x 0 0000 34C1 |
|------------------------------------------------|------------------------------------------------|
|                                                |                                                |
| C) Write Logical address: 0x 0 0000 7C43       | D) Write Logical address 0x 0 0000 5F00        |
|                                                |                                                |

d) (3 points) Now suppose the average process size is 8GB, and we want to transform our single level page table into a multi-leveled page table. Assuming that every page table is required to fit into a single page. Consider the following two-level and three-level paging, and compute the total size of the page table respectively.

| Virtual Page #1 | Virtual Page #2 | Offset  |
|-----------------|-----------------|---------|
| 12 bits         | 12 bits         | 12 bits |

| Virtual Page #1 | Virtual Page #2 | Virtual Page #3 | Offset  |
|-----------------|-----------------|-----------------|---------|
| 8 bits          | 8 bits          | 8 bits          | 12 bits |

The total size of page table for the two-level paging. Please show your steps of calculation:

The total size of page table for the three-level paging. Please show your steps of calculation:

3.3 (9 points) Page Replacement Algorithms
Consider the following sequence of page references in term of page numbers:

Suppose there are <u>3 frames</u> allocated for this process, please illustrate the contents of the frames under different page replacement algorithms.

<u>In the 4<sup>th</sup> row</u> (i.e., the bottom row) of each algorithm, please write F if there is a page fault, or leave it empty if there is no page fault. Compute the number of page faults for each algorithm

a) (3 points) FIFO replacement algorithm (Note: The bottom row is for page faults)

| 3 | 5 | 1 | 1 | 8 | 9 | 1 | 6 | 3 | 2 | 9 | 9 | 5 | 8 | 4 | 7 |
|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
|   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |
|   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |
|   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |
|   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |

| Total page fault: |  |
|-------------------|--|
|                   |  |

b) (3 points) LRU replacement algorithm (Note: The bottom row is for page faults)

| 3 | 5 | 1 | 1 | 8 | 9 | 1 | 6 | 3 | 2 | 9 | 9 | 5 | 8 | 4 | 7 |
|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
|   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |
|   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |
|   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |
|   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |

| Total page fault: |  |
|-------------------|--|
| 10.               |  |

c) (3 points) Optimal replacement algorithm. (Note: The bottom row is for page faults). For this OPT question, if there are more than one victim frames in the current step, always choose a victim frame with the smallest frame number.

| 3 | 5 | 1 | 1 | 8 | 9 | 1 | 6 | 3 | 2 | 9 | 9 | 5 | 8 | 4 | 7 |
|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
|   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |
|   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |
|   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |
|   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |

| Total page fault: |  |
|-------------------|--|
|                   |  |

### 4. [20 points] File System and Disk Scheduling

4.1 (2 points) File System Implementation. Suppose that you are producing a simplified file system for which the inode\_disk contains the following data pointers:

```
#define BLOCKSIZE 1024
// Assume that this is one BLOCKSIZE in size
struct inode_disk {
    uint32_t direct_pointers[24];
    uint32_t indirect_pointer;
    uint32_t double_indirect_pointer;
}
struct indirect_block { // indirect blocks look like this uint32_t block_nums[BLOCKSIZE/sizeof(uint32_t)];
}
```

Please derive the maximum file size (in bytes) that can be supported by this file system (Hint: sizeof(uint32\_t)=4 bytes)

4.2 (3 points) What are the advantges of using FAT over a linked allocation?

4.3 (3 points) Consider a disk with 1TB capacity. Suppose the average seek time is 4 milliseconds (4 ms), RPM is 10,000 RPM and transfer rate is 1Gb/s or 125MB/s. Please derive the effective bandwidth or transfer rate for accessing a 100KB file stored on one cylinder and a 2MB file across two cylinders, respectively. Control overhead time is ignored. (Hint: each cylinder incurs one seek time and one rotation time).

# 4.4 (12 points) Disk Scheduling Problem

Suppose that a disk drive has 2000 cylinders, numbered 0 to 1999. The drive is currently serving a request at cylinder 600. The arm direction is moving from smaller to larger cylinder. The queue of pending requests, in FIFO order, is:

1000, 800, 30, 60, 200, 1200, 300, 1800

Starting from the current head position (600), what is the total distance (in cylinders) that the disk arm moves to satisfy all the pending requests for each of the following disk scheduling algorithms? Please also write down the schedule list for each algorithm.

algorithm.
a) (2 points) FCFS
b) (2 points) SSTF
c) (2 points) SCAN
d) (2 points) C-SCAN
e) (2 points) LOOK

### 5. [15 points] Synchronization

5.1 (9 points) Reader-writer Problem In this problem, there are two semaphore related functions:

```
// sem_wait() decrements (locks) the semaphore pointed to by sem
int sem_wait(sem_t *sem);
// sem_post() increments (unlocks) the semaphore pointed to by sem.
int sem_post(sem_t *sem);
```

a) (4 points) The following is a snippet of code from read-writer problem. This code only shows the reader process.

```
// reader function
#include <stdio.h>
#include <pthread.h>
#include <semaphore.h>
int readcnt = 0;
sem t mutex;
sem t wrt mutex;
void Reader()
    do
        sem wait(&mutex);
        readcnt++;
        if (readcnt == 1)
            sem wait(&wrt mutex);
        sem post (&mutex);
        printf("Reading\n");
        sem wait(&mutex);
        readcnt--;
        if (readcnt == 0)
            sem post(&wrt mutex);
        sem post(&mutex);
    } while (1);
```

- (1) What is the purpose of mutex?
- (2) What is the purpose of wrt\_mutex?
- (3) For the writer process (not shown here), which semaphore should it wait for? When can it write (consider the reader process)?

- b) (5 points) The following is a snippet of code from read-writer problem, and the writer has priority over reader. The following properties hold:
- There can be multiple readers and writers. Readers can read simultaneously.
- When writer(s) are waiting to write or writing, the newly coming readers should wait until all writers finish.

• The writers can start writing after the currently reading processes finish.

```
#include <stdio.h>
#include <pthread.h>
#include <semaphore.h>
sem_t w_count_mutex, r_count mutex; // suppose the initial
value is 1
sem t mutex 1; // the initial value is 1
sem t mutex 2; // the initial value is 1
int readcnt = 0, writecnt = 0;
void Reader() {
    do
        BLANK1
        sem wait(&r count mutex);
        readcnt++;
        if (readcnt == 1)
            sem wait(&mutex 2);
        sem post(&r count mutex);
        BLANK2
        printf("reading\n");
        sem wait(&r count mutex);
        readcnt--;
        if (readcnt == 0)
            sem post(&mutex 2);
        sem post(&r count mutex);
    } while (1);
void Writer() {
    do
    {
        sem wait(&w count mutex);
        writecnt++;
        if (writecnt == 1)
            BLANK3
        sem post(&w count mutex);
        BLANK4
        printf("writing\n");
        BLANK5
        sem wait(&w count mutex);
        writecnt--;
        if (writecnt == 0)
            BLANK6
        sem post(&w count mutex);
    } while (1);
```

*Note: Please write the answers of BLANK1-6 in the next page* 

(1) Please fill in the blanks using only sem\_wait and sem\_post functions, one line of code each.

| BLANK1 (0.5 mark) |  |
|-------------------|--|
| BLANK2 (0.5 mark) |  |
| BLANK3 (0.5 mark) |  |
| BLANK4 (0.5 mark) |  |
| BLANK5 (0.5 mark) |  |
| BLANK6 (0.5 mark) |  |

(2) What is the problem of this solution for readers? Briefly explain. (2 mark)

### 5.2 (6 points) Synchronization Coding Question in C

```
// sem wait() decrements (locks) the semaphore pointed to by sem,
similar to wait() learned in the course.
Usage: int sem wait(sem t *sem);
// sem post() increments (unlocks) the semaphore pointed to by sem,
similar to signal() learned in the course.
Usage: int sem post(sem t *sem);
/* sem init() initializes the unnamed semaphore at the address
pointed to by sem. The value argument specifies the initial
value for the semaphore.
In this question, we should always set pshared value as 0 when
invoking sem init. There is a special usage for the pshared
parameter, but it is out of the scope of this question.
In other words, when invoking sem init, we set 0 to pshared (2^{nd})
parameter), and put appropriate values to sem (1^{st} parameter) and
value (3rd parameter) */
int sem init(sem t *sem, int pshared, unsigned int value);
```

Assume function ideal\_rand() is an ideal random number generator, and the random numbers it generates are uniformly distributed between 0 and 1.

Now, we know that the probability of the program outputting ACB is 0.0384, and the probability of it outputting ACA is 0.0096.

Based on your understanding, write code to complete the following program. You should only use the functions (i.e., sem\_wait, sem\_post, sem\_init) listed above to fill in the missing blanks

```
// example.c
// Compile and link the program: gcc example.c -pthread -lrt
#include <stdio.h>
#include <pthread.h>
#include <semaphore.h>
#include <unistd.h>
sem t S0, S1; // 2 semaphore data structures
void *p0 thread(void *arg) {
    while (1) {
        sem wait(&S0); // wait
        sleep(1);
        float rand = ideal rand();
        if (rand < BLANK1) {</pre>
            printf("A"); fflush(stdout);
         else {
             printf("B"); fflush(stdout);
         BLANK2;
    }
void *p1 thread(void *arg) {
   while (1) {
        BLANK3;
        sleep(1);
        float rand = ideal rand();
        if (rand < BLANK4) {</pre>
              printf("C"); fflush(stdout);
              sem post(&S0);
        }
        else {
              break;
        }
    }
int main() {
    sem init(&S0, 0, 1);
    sem init(&S1, 0, 0);
    pthread t t0, t1; // create 2 threads to run
    pthread_create(&t0, NULL, p0_thread, NULL);
    pthread create(&t1, NULL, p1 thread, NULL);
    pthread join(t0, NULL);
    pthread join(t1, NULL);
    sem destroy(&S0); // clean up the semaphores
    sem destroy(&S1);
    return 0;
```

Note: Please write the answers of BLANK1-4 in the next page

| BLANK1 (2 mark) |  |
|-----------------|--|
| BLANK2 (1 mark) |  |
| BLANK3 (1 mark) |  |
| BLANK4 (2 mark) |  |